# Different Types of RAM (Random Access Memory)

Difficulty Level: Easy • Last Updated: 13 Feb, 2020

RAM(Random Access Memory) is a part of computer's Main Memory which is directly accessible by CPU. RAM is used to Read and Write data into it which is accessed by CPU randomly. RAM is volatile in nature, it means if the power goes off, the stored information is lost. RAM is used to store the data that is currently processed by the CPU. Most of the programs and data that are modifiable are stored in RAM.

Integrated RAM chips are available in two form:

- 1. SRAM(Static RAM)
- 2. DRAM(Dynamic RAM)

The block diagram of RAM chip is given below.



**SRAM** 

We use cookies to ensure you have the best browsing experience on our website. By using our site, you acknowledge that you have read and understood our <a href="Cookie Policy">Cookie Policy</a> & <a href="Privacy Policy">Privacy Policy</a>

power. SRAM memories are used to build Cache Memory.

**SRAM Memory Cell:** Static memories (SRAM) are memories that consist of circuits capable of retaining their state as long as power is on. Thus this type of memories is called volatile memories. The below figure shows a cell diagram of SRAM. A latch is formed by two inverters connected as shown in the figure. Two transistors T1 and T2 are used for connecting the latch with two bit lines. The purpose of these transistors is to act as switches that can be opened or closed under the control of the word line, which is controlled by the address decoder. When the word line is at 0-level, the transistors are turned off and the latch remains its information. For example, the cell is at state 1 if the logic value at point A is 1 and at point B is 0. This state is retained as long as the word line is not activated.



For **Read operation**, the word line is activated by the address input to the address decoder. The activated word line closes both the transistors (switches) T1 and T2. Then the bit values at points A and B can transmit to their respective bit lines. The sense/write circuit at the end of the bit lines sends the output to the processor. For **Write operation**, the address provided to the decoder activates the word line to close both the switches. Then the bit value that to be written into the cell is provided through the sense/write circuit and the signals in bit lines are then stored in the cell.

#### **DRAM**

DRAM stores the binary information in the form of electric charges that applied to capacitors. The stored information on the capacitors tend to lose over a period of time

We use cookies to ensure you have the best browsing experience on our website. By using our site, you acknowledge that you have read and understood our <a href="Cookie Policy">Cookie Policy</a> & <a href="Privacy Policy">Privacy Policy</a>

**DRAM Memory Cell:** Though SRAM is very fast, but it is expensive because of its every cell requires several transistors. Relatively less expensive RAM is DRAM, due to the use of one transistor and one capacitor in each cell, as shown in the below figure., where C is the capacitor and T is the transistor. Information is stored in a DRAM cell in the form of a charge on a capacitor and this charge needs to be periodically recharged. For storing information in this cell, transistor T is turned on and an appropriate voltage



### **Types of DRAM**

There are mainly 5 types of DRAM:

- 1. **Asynchronous DRAM (ADRAM):** The DRAM described above is the asynchronous type DRAM. The timing of the memory device is controlled asynchronously. A specialized memory controller circuit generates the necessary control signals to control the timing. The CPU must take into account the delay in the response of the memory.
- 2. **Synchronous DRAM (SDRAM):** These RAM chips' access speed is directly synchronized with the CPU's clock. For this, the memory chips remain ready for operation when the CPU expects them to be ready. These memories operate at the CPU-memory bus without imposing wait states. SDRAM is commercially available as modules incorporating multiple SDRAM chips and forming the required capacity for the modules.

We use cookies to ensure you have the best browsing experience on our website. By using our site, you acknowledge that you have read and understood our <a href="Cookie Policy">Cookie Policy</a> & <a href="Privacy Policy">Privacy Policy</a>

data on both edges of the clock, the data transfer rate is doubled. To access the data at high rate, the memory cells are organized into two groups. Each group is accessed separately.

- 4. **Rambus DRAM (RDRAM):** The RDRAM provides a very high data transfer rate over a narrow CPU-memory bus. It uses various speedup mechanisms, like synchronous memory interface, caching inside the DRAM chips and very fast signal timing. The Rambus data bus width is 8 or 9 bits.
- 5. **Cache DRAM (CDRAM):** This memory is a special type DRAM memory with an onchip cache memory (SRAM) that acts as a high-speed buffer for the main DRAM.

#### Difference between SRAM and DRAM

Below table lists some of the differences between SRAM and DRAM:

| <u>SRAM</u>                                                                                                                      | <u>DRAM</u>                                                                                                      |
|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|
| <ol> <li>SRAM has lower access time, so it is faster<br/>compared to DRAM.</li> </ol>                                            | DRAM has higher access time, so it is slower than SRAM.                                                          |
| 2. SRAM is costlier than DRAM.                                                                                                   | 2. DRAM costs less compared to SRAM.                                                                             |
| 3. SRAM requires constant power supply, which means this type of memory consumes more power.                                     | 3. DRAM offers reduced power consumption, due to the fact that the information is stored in the capacitor.       |
| 4. Due to complex internal circuitry, less storage capacity is available compared to the same physical size of DRAM memory chip. | Due to the small internal circuitry in the one-bit memory cell of DRAM, the large storage capacity is available. |
| 5. SRAM has low packaging density.                                                                                               | 5. DRAM has high packaging density.                                                                              |



< Previous</pre>
Next >

ADVERTISEMENT BY ADRECOVER AD

ADVERTISE ON GEEKSFORGEEKS

We use cookies to ensure you have the best browsing experience on our website. By using our site, you acknowledge that you have read and understood our <a href="Cookie Policy">Cookie Policy</a> & <a href="Privacy Policy">Privacy Policy</a>

#### RECOMMENDE

Random Access Memory (RAM) and Read Only Memory (ROM) 18, Apr 18 Design of 512x8 RAM using 128x8 RAM

Page: 1 2 3

11, Feb 21

Difference between Random
Access Memory (RAM) and
Content Addressable Memory
(CAM)

Difference between Uniform
Memory Access (UMA) and Nonuniform Memory Access (NUMA)
27, May 19

13, May 19

19, Feb 19

15, Jan 20

Difference between Random
Access Memory (RAM) and Hard
Disk Drive (HDD)

Ferro-electric Random Access
Memory

10, Jan 20

Magnetic Random Access Memory (M-RAM)

Difference between RAM and ROM

10, Oct 18

•••

## **Article Contributed By:**



We use cookies to ensure you have the best browsing experience on our website. By using our site, you acknowledge that you have read and understood our <a href="Mookie Policy">Cookie Policy</a> & <a href="Privacy Policy">Privacy Policy</a>

2021-05-12 Different Types of RAM (Random Access Memory ) - GeeksforGeeks Easy Normal Medium Hard Expert **Article Tags:** Computer Organization & Architecture, Difference Between, GATE CS, **Operating Systems Operating Systems Practice Tags:** Report Issue Improve Article Writing code in comment? Please use ide.geeksforgeeks.org, generate link and share the link here. **Load Comments** 

ADVERTISE ON GEEKSFORGEEKS ADVERTISEMENT BY ADRECOVER



- 5th Floor, A-118, Sector-136, Noida, Uttar Pradesh - 201305
- feedback@geeksforgeeks.org



Company Learn

About Us Algorithms

Careers **Data Structures** 

We use cookies to ensure you have the best browsing experience on our website. By using our site, you acknowledge that you have read and understood our Cookie Policy & Privacy Policy

Practice Contribute

Courses Write an Article

Company-wise Write Interview Experience

Topic-wise Internships

How to begin? Videos

@geeksforgeeks, Some rights reserved

We use cookies to ensure you have the best browsing experience on our website. By using our site, you acknowledge that you have read and understood our <u>Cookie Policy</u> & <u>Privacy Policy</u>